Title :
Residue BDD and Its Application to the Verification of Arithmetic Circuits
Author_Institution :
Graduate School of Information Science, Nara Institute of Science and Technology, Nara, JAPAN
Abstract :
The paper describes a verification method for arithmetic circuits based on residue arithmetic. In the verification, a residue module is attached to the specification and the implementation, and these outputs are compared by constructing BDD´s. For the BDD construction without node explosion, we introduce a residue BDD whose width is less than or equal to a modulus. The method is useful for multipliers including C6288.
Keywords :
Arithmetic; Binary decision diagrams; Boolean functions; Circuits; Data structures; Logic functions; Modular construction; Paper technology; Polynomials; Very large scale integration;
Conference_Titel :
Design Automation, 1995. DAC '95. 32nd Conference on
Conference_Location :
San Francisco, CA
Print_ISBN :
0-89791-725-1
DOI :
10.1109/DAC.1995.250006