DocumentCode :
3163518
Title :
A Performance and Routability Driven Router for FPGAs Considering Path Delays
Author :
Yuh-Sheng Lee, Allen C.-H. Wu
Author_Institution :
Department of Computer Science, Tsing Hua University, Hsin-Chu, Taiwan, R.O.C.
fYear :
1995
fDate :
1995
Firstpage :
557
Lastpage :
561
Abstract :
This paper presents a new performance and routability driven router for symmetrical array based Field Programmable Gate Arrays (FPGAs). The objectives of our proposed routing algorithm are twofold: (1) improve the routability of the design (i.e., minimize the maximumrequired routing channel density) and (2) improve the overall performance of the design (i.e., minimize the overall path delay). Initially, nets are routed sequentially according to their criticalities and routabilities. The nets/paths violating the routing-resource and timing constraints are then resolved iteratively by a rip-up-and-rerouter, which is guided by a simulated evolution based optimization technique. The proposed algorithm considers the path delays and routability throughout the entire routing process. Experimental results show that our router can significantly improve routability and reduce delay over many existing routing algorithms.
Keywords :
Algorithm design and analysis; Delay; Electronics packaging; Field programmable gate arrays; Iterative algorithms; Programmable logic arrays; Routing; Switches; Timing; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1995. DAC '95. 32nd Conference on
Conference_Location :
San Francisco, CA
ISSN :
0738-100X
Print_ISBN :
0-89791-725-1
Type :
conf
DOI :
10.1109/DAC.1995.250009
Filename :
1586765
Link To Document :
بازگشت