Title :
Extreme Delay Sensitivity and the Worst-Case Switching Activity in VLSI Circuitsy
Author :
Farid N. Najm, Michael Y. Zhang
Author_Institution :
ECE Dept. and Coordinated Science Lab., University of Illinois at Urbana-Champaign, Urbana, IL
Abstract :
We observe that the switching activity at a circuit node, also called the transition density, can be extremely sensitive to the circuit internal delays. As a result, slight delay variations can lead to several orders of magnitude changes in the node activity. This has important implications for CAD in that, if the transition density is estimated by simulation, then minor inaccuracies in the timing models can lead to very large errors in the estimated activity. As a solution, we propose an efficient technique for estimating an upper bound on the transition density at every node. While it is not always very tight, the upper bound is robust, in the sense that it is valid irrespective of delay variations and modeling errors. We will describe the technique and present experimental results based on a prototype implementation.
Keywords :
CMOS logic circuits; CMOS technology; Circuit simulation; Clocks; Delay estimation; Integrated circuit reliability; Power dissipation; Switching circuits; Upper bound; Very large scale integration;
Conference_Titel :
Design Automation, 1995. DAC '95. 32nd Conference on
Conference_Location :
San Francisco, CA
Print_ISBN :
0-89791-725-1
DOI :
10.1109/DAC.1995.250040