DocumentCode :
3164096
Title :
A 5 GHz Digitally Controlled Synthesizer in 90 nm CMOS
Author :
Hamon, Bill J. ; Mandhanya, Saurabh ; Rue, George S La
Author_Institution :
Sch. of EECS, Washington State Univ., Pullman, WA
fYear :
2009
fDate :
3-3 April 2009
Firstpage :
1
Lastpage :
4
Abstract :
A digitally controlled synthesizer (DCS) using a delay accumulator and a frequency divider is presented. The system operates with an output tuning range of 2.44 MHz to 2.5 GHz using a 5 GHz reference clock with a power consumption of 125 mW. It is designed in the IBM 90 nm CMOS process. The mostly digital design has no jitter accumulation, high tolerance to device and process variations, and a small form factor. The novel delay accumulator prevents the need of propagating carries reducing power dissipation and area. The design is tolerant to total ionizing dose radiation and single-event upsets.
Keywords :
CMOS digital integrated circuits; digital control; field effect MMIC; frequency dividers; frequency synthesizers; CMOS process; DCS; delay accumulator; digital design; digitally controlled synthesizer; frequency 5 GHz; frequency divider; power 125 mW; power consumption; size 90 nm; CMOS process; Clocks; Delay; Digital control; Distributed control; Energy consumption; Frequency conversion; Frequency synthesizers; Jitter; Tuning;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics and Electron Devices, 2009. WMED 2009. IEEE Workshop on
Conference_Location :
Boise, ID
Print_ISBN :
978-1-4244-3551-7
Electronic_ISBN :
978-1-4244-3552-4
Type :
conf
DOI :
10.1109/WMED.2009.4816155
Filename :
4816155
Link To Document :
بازگشت