DocumentCode :
3164439
Title :
A chip solution to hierarchical and boundary-scan compatible board level BIST
Author :
Haberl, Oliver F. ; Kropf, Thomas
Author_Institution :
Inst. of Comput. Design & Fault Tolerance, Karlsruhe Univ., Germany
fYear :
1992
fDate :
28-29 Feb 1992
Firstpage :
16
Lastpage :
21
Abstract :
To achieve the full benefit of self test approaches, current self test techniques aimed at chip level must be extended to whole boards and systems. The self test must be hierarchical and compatible to the standardized boundary-scan architecture. A hierarchical boundary-scan architecture is presented together with the necessary controller chip and the synthesis software which make a hierarchical self test of arbitrary depth possible and provide sophisticated diagnosis features in case of failure detection
Keywords :
built-in self test; integrated circuit testing; printed circuit testing; PCB; boundary-scan compatible board level BIST; chip solution; printed circuit boards; self test techniques; synthesis software; Automatic testing; Built-in self-test; Circuit testing; Integrated circuit interconnections; Performance evaluation; Registers; System testing; Test equipment; Topology; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 1992., Proceedings of the Second Great Lakes Symposium on
Conference_Location :
Kalamazoo, MI
Print_ISBN :
0-8186-2610-0
Type :
conf
DOI :
10.1109/GLSV.1992.218370
Filename :
218370
Link To Document :
بازگشت