DocumentCode :
3165006
Title :
Heterogeneous integration of OE arrays with Si electronics and micro-optics
Author :
Liu, Yue
Author_Institution :
Honeywell VCSEL, Plymouth, MN, USA
fYear :
2001
fDate :
2001
Firstpage :
864
Lastpage :
869
Abstract :
This paper describes recent developments of the smart pixel array (SPA) technology for massively parallel optical interconnect applications. Built on Honeywell´s commercially successful 850 nm vertical cavity surface emitting lasers (VCSELs) technology, the SPA technology employs 2-dimensional (2D) VCSEL array. It aims to push optical interconnect density and capacity to a new level, which brings a total optical IO capacity in the order of 100s, to 1000s of gigabit per second (Gbps) to the chip-level. This technology has following unique features that makes it not only technically feasible but also practical for low cost manufacturing. First, it employs optoelectronic (OE) array based on the new generation of oxide-confined VCSELs that have desired characteristics such as very high speed, high efficiency, and good array uniformity. Second, the OE array has monolithically integrated VCSEL´s and photodetectors (PD´s) which provides true chip scale bi-directional optical I/O solutions. Third, it uses hybrid integration techniques such as solder bump bonding and wafer scale integration, the 2D arrays of VCSEL/PD can be seamlessly integrated with beam shaping micro-optics array, and the state-of-the-art Si-based VLSI electronic ICs. Last, and perhaps most importantly, all of the technology implementations follow the guideline of being compatible with mainstream low cost manufacturing practices
Keywords :
VLSI; elemental semiconductors; integrated optoelectronics; micro-optics; optical interconnections; semiconductor device packaging; semiconductor laser arrays; silicon; surface emitting lasers; wafer-scale integration; 850 nm; OE arrays; Si; VLSI; array uniformity; beam shaping; chip scale bi-directional optical I/O solutions; heterogeneous integration; low cost manufacturing practices; massively parallel optical interconnect applications; micro-optics; optical interconnect density; oxide-confined VCSELs; smart pixel array; solder bump bonding; vertical cavity surface emitting lasers; wafer scale integration; Character generation; Costs; High speed optical techniques; Manufacturing; Optical arrays; Optical interconnections; Smart pixels; Stimulated emission; Surface emitting lasers; Vertical cavity surface emitting lasers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 2001. Proceedings., 51st
Conference_Location :
Orlando, FL
ISSN :
0569-5503
Print_ISBN :
0-7803-7038-4
Type :
conf
DOI :
10.1109/ECTC.2001.927893
Filename :
927893
Link To Document :
بازگشت