DocumentCode :
3166433
Title :
Reliability assessment of microvias in HDI printed circuit boards
Author :
Liu, Fuhan ; Lu, Jicun ; Sundaram, Venky ; Sutter, Dean ; White, George ; Baldwin, Daniel ; Tummala, Rao R.
Author_Institution :
Packaging Res. Center, Georgia Inst. of Technol., Atlanta, GA, USA
fYear :
2001
fDate :
2001
Firstpage :
1159
Lastpage :
1163
Abstract :
Accelerating adoption of CSP and flip-chip area array packaging for high performance and hand-held applications is the main driving force for high-density printed circuit boards and substrates. Ultrafine line HDI substrate technology is being developed as part of the System-on-a-Package (SOP) research and test bed efforts to meet these emerging requirements. To be adopted by industry, this novel technology must demonstrate the critical elements of high reliability and low cost processing. The high density interconnect (HDI) and microvias structures discussed in this paper, were fabricated on high Tg FR4 cores, measuring 300 mm × 300 mm in size, and contain up to 3 metal interconnect layers. They were fabricated using a sequential build-up process, and were subject to extensive liquid to liquid thermal shock testing. Shock testing revealed that reliability failures are process defect driven and do not correlate directly to microvia geometries. 75 μm microvias have successfully passed 2,000 cycles without failure, zero 50 μm vias failed before 1,000 cycles, and 25 μm microvias have passed 1,200 cycles with zero failures to date. Cross-sectioning of the failed components confirmed that failures were caused by process related defects, such as thin electrolytic copper plating. This paper discusses the reliability results of the PRC HDI microvias process, and how to improve the mechanical reliability of small photodefined microvias fabricated on similar laminates using similar processes
Keywords :
fine-pitch technology; flip-chip devices; integrated circuit interconnections; integrated circuit packaging; integrated circuit reliability; laminates; printed circuit manufacture; printed circuit testing; thermal shock; FR4 cores; HDI printed circuit boards; fine pitch; flip-chip area array; laminates; low cost processing; microvias; process related defects; reliability assessment; sequential build-up process; system-on-a-package; thermal shock testing; thin electrolytic copper plating; ultrafine line HDI substrate; Acceleration; Chip scale packaging; Circuit testing; Costs; Density measurement; Electric shock; Integrated circuit interconnections; Printed circuits; Size measurement; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 2001. Proceedings., 51st
Conference_Location :
Orlando, FL
ISSN :
0569-5503
Print_ISBN :
0-7803-7038-4
Type :
conf
DOI :
10.1109/ECTC.2001.927972
Filename :
927972
Link To Document :
بازگشت