DocumentCode :
3166862
Title :
Low-k spacers for advanced low power CMOS devices with reduced parasitic capacitances
Author :
Huang, Elbert ; Joseph, Eric ; Bu, Huiming ; Wang, Xinlin ; Fuller, Nicholas ; Ouyang, Christine ; Simonyi, Eva ; Shobha, Hosadurga ; Cheng, Tien ; Mallikarjunan, Anupama ; Lauer, Isaac ; Fang, Sunfei ; Haensch, Wilfried ; Sung, Chun-Yung ; Purushothaman,
Author_Institution :
IBM T. J. Watson Res. Center, Yorktown Heights, NY
fYear :
2008
fDate :
6-9 Oct. 2008
Firstpage :
19
Lastpage :
20
Abstract :
Integration of low-dielectric constant SiCOH dielectrics (k~3) adjacent to gate stacks is demonstrated using 65 nm technology. Substantial reductions in parasitic capacitances are achieved through reductions in the outer fringe component of the overlap capacitance and the capacitance between the gate stack and metal contacts. These results are consistent with modeling. Although this is demonstrated with 65 nm devices, low-k spacers can cut active power consumption and have the potential to improve performance through reductions in parasitic capacitances which will be of greater importance for future technology nodes.
Keywords :
CMOS integrated circuits; capacitance; dielectric devices; low-k dielectric thin films; permittivity; power semiconductor devices; silicon compounds; SiCOH; fringe component; gate stacks; low-dielectric constant; low-k spacers; parasitic capacitances; power CMOS devices; power consumption; CMOS process; Conference proceedings; Dielectric constant; Dielectric materials; Dielectric substrates; Implants; Parasitic capacitance; Research and development; Silicon compounds; Space technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOI Conference, 2008. SOI. IEEE International
Conference_Location :
New Paltz, NY
ISSN :
1078-621X
Print_ISBN :
978-1-4244-1954-8
Electronic_ISBN :
1078-621X
Type :
conf
DOI :
10.1109/SOI.2008.4656274
Filename :
4656274
Link To Document :
بازگشت