DocumentCode :
3167027
Title :
Master-Slave ternary D flip-flap-flops with triggered edges control
Author :
Sipos, E. ; Miron, C.
Author_Institution :
Tech. Univ. of Cluj-Napoca, Cluj-Napoca, Romania
Volume :
2
fYear :
2010
fDate :
28-30 May 2010
Firstpage :
1
Lastpage :
6
Abstract :
The paper is dedicated to Master-Slave ternary D flip-flap-flops with triggered edges control. First, the flip-flap-flops with binary clock are implemented. Next, the C0, C1 and C2 ternary gates are used to improve the control of triggered edges for flip-flap-flops with ternary clock. The 3-trits shift register realized with both types of flip-flap-flops (with binary and ternary clocks) is also presented. The correct operation of the flip-flap-flops was demonstrated by simulations in the Simulink environment.
Keywords :
Circuit simulation; Clocks; Field-flow fractionation; Flip-flops; Inverters; Latches; Logic circuits; Master-slave; Multivalued logic; Shift registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Automation Quality and Testing Robotics (AQTR), 2010 IEEE International Conference on
Conference_Location :
Cluj-Napoca, Romania
Print_ISBN :
978-1-4244-6724-2
Type :
conf
DOI :
10.1109/AQTR.2010.5520812
Filename :
5520812
Link To Document :
بازگشت