DocumentCode :
3167506
Title :
Algorithms and architectures for high performance recursive filtering
Author :
McQuillan, S.E. ; McCanny, J.V.
Author_Institution :
Dept. of Electr. & Electron. Eng., Queen´´s Univ. of Belfast, UK
fYear :
1992
fDate :
4-7 Aug 1992
Firstpage :
230
Lastpage :
244
Abstract :
Recently, a number of most significant digit (msd) first bit parallel multipliers for recursive filtering have been reported. However, the design approach which has been used has, in general, been heuristic and consequently, optimality has not always been assured. In this paper, msd first multiply accumulate algorithms are described and important relationships governing the dependencies between latency, number representations, etc. are derived. A more systematic approach to designing recursive filters is illustrated by applying the algorithms and associated relationships to the design of cascadable modules for high sample rate IIR filtering and wave digital filtering
Keywords :
digital filters; digital signal processing chips; cascadable modules; high performance recursive filtering; high sample rate IIR filtering; latency; most significant digit first multiply accumulate algorithms; number representations; wave digital filtering; Algorithm design and analysis; Circuits; Concurrent computing; Delay; Digital signal processing chips; Filtering algorithms; IIR filters; Pipeline processing; Signal design; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application Specific Array Processors, 1992. Proceedings of the International Conference on
Conference_Location :
Berkeley, CA
ISSN :
1063-6862
Print_ISBN :
0-8186-2967-3
Type :
conf
DOI :
10.1109/ASAP.1992.218569
Filename :
218569
Link To Document :
بازگشت