DocumentCode :
3167562
Title :
Implementing a family of high performance, micrograined architectures
Author :
Owens, Robert Michael ; Irwin, Mary Jane ; Kelliher, Thomas P. ; Vishwanath, M. ; Bajwa, R.S.
Author_Institution :
Dept. of Comput. Sci., Pennsylvania State Univ., University Park, PA, USA
fYear :
1992
fDate :
4-7 Aug 1992
Firstpage :
191
Lastpage :
205
Abstract :
This paper describes the design and implementation of high performance micrograined architectures. These architectures are capable of teraops performance. Each architecture is organized as a systolic array of processors. A prototyping system for the architectures is proposed. The prototyping system provides control, I/O, and an interface to a host system for each of the micro-grained architectures. The prototyping system has been designed with flexibility in mind to support a wide variety of these micro-grained architectures. Beyond the research outlined, the authors anticipate using the prototyping system as a `test-bed´ for various class/student VLSI design projects within the department. Three micro-grained architectures are described: an associative memory-based architecture, a Mux-based architecture and a RAM-based architecture. These architectures are useful for solving a number of important problems, such as: edge detection, locating connected components, two-dimensional signal and image processing, sorting elements, and performing element permutations
Keywords :
parallel architectures; Mux-based architecture; RAM-based architecture; VLSI; associative memory-based architecture; design; edge detection; high performance micrograined architectures; image processing; implementation; locating connected components; prototyping system; signal processing; sorting; systolic array of processors; Control systems; Image edge detection; Image processing; Memory architecture; Prototypes; Signal processing; Sorting; System testing; Systolic arrays; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application Specific Array Processors, 1992. Proceedings of the International Conference on
Conference_Location :
Berkeley, CA
ISSN :
1063-6862
Print_ISBN :
0-8186-2967-3
Type :
conf
DOI :
10.1109/ASAP.1992.218572
Filename :
218572
Link To Document :
بازگشت