DocumentCode :
3167911
Title :
Development of hierarchical testability design methodologies for analog/mixed-signal integrated circuits
Author :
Wang, Cheng-Ping ; Wey, Chin-Long
Author_Institution :
Dept. of Electr. Eng., Michigan State Univ., East Lansing, MI, USA
fYear :
1997
fDate :
12-15 Oct 1997
Firstpage :
468
Lastpage :
473
Abstract :
The inductive fault analysis (IFA) technique has been adopted in the previous study for the development of a defect-oriented testability design methodology for analog/mixed-signal integrated circuits. The design methodology defines a collection of fault types and develops a set of testability design rules which define the parameter bounds, generates the test vectors, and valuates the fault coverage. However, the IFA technique requires a tremendous amount of computational time and thus being limited for small circuits. To reduce the computational complexity for reasonably large analog circuits, this paper presents a hierarchical fault macromodeling. Based on the fault modeling for primitive cells in a cell library, a hierarchical fault macromodeling process is developed for establishing macro library to simplify the testability design process
Keywords :
analogue integrated circuits; design for testability; integrated circuit design; integrated circuit testing; mixed analogue-digital integrated circuits; analog integrated circuit; computational complexity; hierarchical fault macromodel; inductive fault analysis; macro library; mixed-signal integrated circuit; testability design; Circuit faults; Circuit simulation; Circuit testing; Costs; Design methodology; Fault detection; Libraries; Manufacturing processes; Switches; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1997. ICCD '97. Proceedings., 1997 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-8206-X
Type :
conf
DOI :
10.1109/ICCD.1997.628910
Filename :
628910
Link To Document :
بازگشت