Title :
Application of a testing framework to VHDL descriptions at different abstraction levels
Author :
Bacis, M. ; Buonanno, G. ; Ferrandi, F. ; Fummi, F. ; Gerli, L. ; Sciuto, Donatella
Author_Institution :
Dipt. di Elettronica, Politecnico di Milano, Italy
Abstract :
The test problem increasingly affects the system design process and related costs and time to market. Requirements from VLSI/WSI manufacturers are for fast and reliable testability tools, with the possibility of their introduction in early phases of design. The paper presents a global toolset architecture for testability analysis and test pattern generation. Three abstraction levels are considered in this design flow, from the behavioral specifications, through RTL descriptions, down to gate level. In all these phases, VHDL is chosen as the referring description language. The paper then presents an application scenario, detailing the results achieved by the proposed methodology
Keywords :
VLSI; hardware description languages; integrated circuit testing; RTL description; VHDL descriptions; VLSI manufacturers; WSI manufacturers; abstraction levels; behavioral specifications; design flow; fast testability tools; gate level; global toolset architecture; reliable testability tools; system design process; test pattern generation; testability analysis; testing framework; Costs; Manufacturing; Pattern analysis; System analysis and design; System testing; Test pattern generators; Time to market; Very large scale integration;
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1997. ICCD '97. Proceedings., 1997 IEEE International Conference on
Conference_Location :
Austin, TX
Print_ISBN :
0-8186-8206-X
DOI :
10.1109/ICCD.1997.628935