DocumentCode :
3168732
Title :
Channel segmentation design for symmetrical FPGAs
Author :
Mak, Wai-Kei ; Wong, D.F.
Author_Institution :
Dept. of Comput. Sci., Texas Univ., Austin, TX, USA
fYear :
1997
fDate :
12-15 Oct 1997
Firstpage :
496
Lastpage :
501
Abstract :
The channel segmentation design problem for symmetrical FPGAs is the problem of designing segmented tracks in the interconnection channels that provides good net routability and delay performance at the same time. In this paper, we show how to separate the problem into the segmentation design problems of the vertical and horizontal channels by a statistical analysis of the net distribution on a symmetrical FPGA. And we propose an effective approach for segmented channel design when the allowed number of tracks in a channel is fixed and limited
Keywords :
VLSI; delays; field programmable gate arrays; integrated circuit design; logic partitioning; network routing; statistical analysis; channel segmentation design; delay performance; interconnection channels; net routability; segmented tracks; statistical analysis; symmetrical FPGAs; Algorithm design and analysis; Buildings; Delay; Field programmable gate arrays; Probability; Routing; Statistical analysis; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1997. ICCD '97. Proceedings., 1997 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-8206-X
Type :
conf
DOI :
10.1109/ICCD.1997.628914
Filename :
628914
Link To Document :
بازگشت