Title :
Design and application of SDH pointer leakage ASIC MXTULPx8-5
Author :
Guo, Xin ; Jin, Depeng ; Zeng, Lieguang
Author_Institution :
Dept. of Electron. Eng., Tsinghua Univ., Beijing, China
fDate :
29 June-1 July 2002
Abstract :
The development of the synchronous digital hierarchy (SDH) technique relies on the evolution of ASICs. This paper introduces the characteristics of the SDH pointer leakage ASIC MXTULPx8-5, which has been designed independently by the E&E Department of Tsinghua University. This chip can compensate for plesiochronous relationships between incoming and outgoing higher level (AU4) synchronous payload envelope frame rates through processing of the lower level (TU11, TU12, or TU3) tributary pointers, so that the aligned tributaries can be easily column switched by the SDH tributary unit cross-connect chip. The time-sliced multiplexing design method is introduced as the key technique, and the tributary elastic buffer size is calculated. The application example of MXTULPx8-5 is also described.
Keywords :
application specific integrated circuits; compensation; integrated circuit design; synchronous digital hierarchy; telecommunication equipment; ASIC design; AU4 synchronous payload envelope frame rates; SDH pointer leakage ASIC MXTULPx8-5 design; SDH tributary unit cross-connect chip; column switched aligned tributaries; incoming synchronous payload envelope; lower level tributary pointers; outgoing higher level synchronous payload envelope; plesiochronous relationship compensation; synchronous digital hierarchy; time-sliced multiplexing design method; tributary elastic buffer size; Application specific integrated circuits; CMOS technology; Design methodology; Digital communication; Integrated circuit packaging; Laboratories; Microwave theory and techniques; Payloads; Spine; Synchronous digital hierarchy;
Conference_Titel :
Communications, Circuits and Systems and West Sino Expositions, IEEE 2002 International Conference on
Print_ISBN :
0-7803-7547-5
DOI :
10.1109/ICCCAS.2002.1179022