DocumentCode :
3169818
Title :
Design of digital classifier circuits with nearest neighbour prior sample selection
Author :
Lacerda, Wilian Soares ; Braga, Antônio Pádua
Author_Institution :
Dept. of Comput. Sci., Fed. Univ. of Lavras, Brazil
fYear :
2005
fDate :
6-9 Nov. 2005
Abstract :
A new method for design of digital classification circuits is presented in this paper in order to implement them in hardware (FPGA, PAL, VLSI, ASIC, etc). The method works by first selecting a subset of the training data that is just off the separation margin between the classes. The subset is provided to a Boolean minimization algorithm that, by hypercube expansion, designs a classifier with a smoother separation surface between classes. The obtained circuits have performance comparable to support vector machines and multilayer perceptron trained with a generalization control algorithm.
Keywords :
Boolean algebra; logic design; minimisation; network synthesis; pattern classification; Boolean minimization algorithm; digital classifier circuits; generalization control; hypercube expansion; nearest neighbour prior sample selection; Algorithm design and analysis; Application specific integrated circuits; Design methodology; Field programmable gate arrays; Hardware; Hypercubes; Minimization methods; Support vector machines; Training data; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hybrid Intelligent Systems, 2005. HIS '05. Fifth International Conference on
Print_ISBN :
0-7695-2457-5
Type :
conf
DOI :
10.1109/ICHIS.2005.33
Filename :
1587806
Link To Document :
بازگشت