DocumentCode :
3170436
Title :
High-level design synthesis of a low power, VLIW processor for the IS-54 VSELP speech encoder
Author :
Henning, Russell E. ; Chakrabarti, Chaitali
Author_Institution :
Arizona State Univ., Tempe, AZ, USA
fYear :
1997
fDate :
12-15 Oct 1997
Firstpage :
571
Lastpage :
576
Abstract :
General purpose DSPs typically used to implement speech coders in digital cellular phones do not allow enough exploitation of the speech coding algorithm itself for power reduction. In this paper, high-level design synthesis of a low power, VLIW (very long instruction word) processor dedicated to implementing the IS-54 VSELP speech encoding algorithm is presented. Significant power reduction is achieved through algorithm dependent techniques, including application specific hardware design, supply voltage reduction through highly parallel execution, and exploitation of data correlation inherent to the algorithm. Preliminary estimates indicate that the design could result in a 5.35 mm2 processor that executes in real-time with an average power dissipation of about 28 mW
Keywords :
digital signal processing chips; encoding; high level synthesis; multiprocessing systems; speech coding; vocoders; DSPs; IS-54 VSELP speech encoder; VLIW processor; algorithm dependent techniques; data correlation; digital cellular phones; high-level design synthesis; speech coders; speech coding algorithm; Algorithm design and analysis; Cellular phones; Digital signal processing; Encoding; Hardware; Speech coding; Speech processing; Speech synthesis; VLIW; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1997. ICCD '97. Proceedings., 1997 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-8206-X
Type :
conf
DOI :
10.1109/ICCD.1997.628923
Filename :
628923
Link To Document :
بازگشت