DocumentCode
3170459
Title
An FPGA-based interface for recording high-speed data stream
Author
Zhaoyan, Sun ; Yonggui, Dong ; Wenxiu, Guo ; Xiong Xanping ; Cheng, Ma ; Huibo, Jia ; Guanping, Feng
Author_Institution
Dept. of Precision Instrum., Tsinghua Univ., Beijing, China
Volume
2
fYear
2002
fDate
29 June-1 July 2002
Firstpage
1466
Abstract
An FPGA-based interface for recording high-speed continuous data stream is introduced. The original data stream is input to the interface and reconstructed to four low-speed data streams. Synchronously, by calculating the XOR value of the four corresponding data streams, one checkout code stream is generated. On the other hand, the interface can inversely recover the original data stream while reading. Moreover, when one of the recorded data streams is unreadable, the interface can restore the data stream with the assist of the checkout codes. As the core of this interface, one FPGA chip is selected to implement all the corresponding algorithms. Experimental results show that the interface can work perfectly under the clock of 80 MHz.
Keywords
data recording; field programmable gate arrays; high-speed integrated circuits; 80 MHz; FPGA interface; high-speed data stream recording; reconstruction algorithm; Clocks; Disk recording; Field programmable gate arrays; Instruments; Magnetic recording; Optical recording; Pipeline processing; Reconstruction algorithms; Sun; Synchronous generators;
fLanguage
English
Publisher
ieee
Conference_Titel
Communications, Circuits and Systems and West Sino Expositions, IEEE 2002 International Conference on
Print_ISBN
0-7803-7547-5
Type
conf
DOI
10.1109/ICCCAS.2002.1179056
Filename
1179056
Link To Document