DocumentCode :
3170655
Title :
FPGA Hardware Architecture of the Steganographic ConText Technique
Author :
Gomez-Hernandez, E. ; Feregrino-Uribe, Claudia ; Cumplido, Rene
Author_Institution :
Nacional Inst. for Astrophys., Opt. & Electron., Puebla
fYear :
2008
fDate :
3-5 March 2008
Firstpage :
123
Lastpage :
128
Abstract :
This work presents a hardware architecture of the ConText steganographic technique in a Cyclone II FPGA of the Altera family. The ConText technique takes advantage of noisy regions and those with abrupt gray levels changes in an image where the hidden information is very difficult to detect; the process to locate this region is highly repetitive and computationally expensive. The technique is implemented in an FPGA to increase the processing speed. The implementation results show a throughput of 61.5 Mbps.
Keywords :
cryptography; field programmable gate arrays; Cyclone II FPGA; FPGA hardware architecture; noisy regions; steganographic context technique; Computer architecture; Context; Cryptography; Discrete cosine transforms; Field programmable gate arrays; Hardware; Image coding; Pixel; Steganography; Watermarking; FPGA; Hardware architecure; Steganography;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Communications and Computers, 2008. CONIELECOMP 2008, 18th International Conference on
Conference_Location :
Puebla
Print_ISBN :
978-0-7695-3120-5
Type :
conf
DOI :
10.1109/CONIELECOMP.2008.24
Filename :
4470523
Link To Document :
بازگشت