DocumentCode :
3171120
Title :
Physical and technological challenges of nanoelectronics devices for the end of the roadmap and beyond
Author :
Deleonibus, S. ; De Salvo, B. ; Ernst, T. ; Faynot, O. ; Poiroux, T. ; Vinet, M.
Author_Institution :
CEA-Grenoble, Grenoble
fYear :
2007
fDate :
16-20 Dec. 2007
Firstpage :
16
Lastpage :
21
Abstract :
The microelectronics industry is facing historical challenges to down scale CMOS devices through the demand for low voltage, low power and high performance. The implementation of new materials and devices architectures will be necessary. HiK gate dielectric and metal gate are among the most strategic options to implement for power consumption and low supply voltage management. Multigate architectures increase MOSFETs drivability, reduce power, and allow new memory devices opportunities to develop future applications. By introducing new materials (HiK, Ge, III-V, carbon based materials like diamond, graphene and CNTs, molecules,...), Si based CMOS will be scaled beyond the ITRS as the system-on- chip platform.
Keywords :
CMOS integrated circuits; integrated circuit manufacture; nanoelectronics; CMOS devices; HiK gate dielectric; MOSFET; metal gate; microelectronics industry; multigate architectures; nanoelectronics devices; system-on-chip platform; CMOS technology; Dielectric materials; Energy consumption; Energy management; III-V semiconductor materials; Low voltage; Microelectronics; Nanoelectronics; Organic materials; Power system management; CMOSFETs; Diamond; Flash Memories; Germanium; Nanocrystals; Silicon on insulator technology; Strain; Wafer bonding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Physics of Semiconductor Devices, 2007. IWPSD 2007. International Workshop on
Conference_Location :
Mumbai
Print_ISBN :
978-1-4244-1728-5
Electronic_ISBN :
978-1-4244-1728-5
Type :
conf
DOI :
10.1109/IWPSD.2007.4472444
Filename :
4472444
Link To Document :
بازگشت