Title :
Synthesis of balanced quaternary reversible logic circuit
Author :
Meena, Jitesh Kumar ; Jain, Sushil Chandra ; Gupta, Hitesh ; Gupta, Shubham
Author_Institution :
Dept. of Comput., Sci. & Eng., Rajasthan Tech. Univ., Kota, India
Abstract :
Binary number system based digital logic design has been in use for long with phenomenal increase in circuit sizes, working with binary logic system is becoming increasingly difficult. Multi-valued logic system reduces the significant amount of design effort. Multi-valued ternary logic under GF (3) and quaternary logic under GF (4) are available in the literature, but circuit design based on these logic systems is very few. As traditional computing devices based on irreversible logic are approaching their limit in terms of heat dissipation, power and speed requirement. Reversible computing is emerging as an alternative technology. Usage of multi-valued logic for irreversible computing is also growing. Ternary and quaternary logic based reversible gate have been proposed recently. Ternary logic based design has further been enhanced using balanced logic levels. But, the same is not available for quaternary logic. In this paper, we propose balanced quaternary logic and synthesis approach, which offers significant advantages in logic design. Small circuits like adder subtractor have also been designed based on that approach. We feel that balanced logic based approach will open a new era in multivalued logic design.
Keywords :
logic circuits; logic design; binary logic system; binary number system; digital logic design; logic circuit; multi-valued logic system; multi-valued ternary logic; quaternary logic; Adders; Computers; Logic circuits; Logic design; Logic gates; Multivalued logic; Standards; balanced quaternary logic; full-adder; half-adder; m-s gate; multiplier; reversible logic gate;
Conference_Titel :
Circuit, Power and Computing Technologies (ICCPCT), 2015 International Conference on
Conference_Location :
Nagercoil
DOI :
10.1109/ICCPCT.2015.7159494