Title :
Modified energy efficient carry save adder
Author :
Bennet, Benisha ; Maflin, S.
Author_Institution :
ETCE Dept., Sathyabama Univ., Chennai, India
Abstract :
The main aim of the paper is to produce the asynchronous energy efficient of the carry save adder. In the past decade, the VLSI power design constraints have been steadily geared up. The power dissipation is a critical concern in the design of VLSI. The power loss is caused by the leakage current. It was actually ignored in the past but now it consumes half of the total power consumption of modern high level VLSI chips, these power constraints has been very much overcome by the complexities which are shrunk in to the core submicron area, then motionless certain adder has the supreme power degeneracy. The core advantage of the carry save adder is its reduced proliferation interruption, then immobile it aches aimed at the power degeneracy and maximum power leakage which takes place for carry save adder. The control feasting is the highlight of this project and development of compact and efficient high level performance adders. In this presentation, the power consumption is much reduced for the carry save adders, which holds the maximum power dissipation.
Keywords :
CMOS logic circuits; VLSI; adders; leakage currents; logic design; power consumption; VLSI power design constraints; asynchronous energy efficient; high level performance adders; leakage current; maximum power leakage; modern high level VLSI chips; modified energy efficient carry save adder; power degeneracy; power dissipation; power loss; proliferation interruption; total power consumption; Adders; CMOS integrated circuits; Clocks; Energy efficiency; Power dissipation; Transistors; Very large scale integration; Carry save Adder; Energy losses and CMOS process;
Conference_Titel :
Circuit, Power and Computing Technologies (ICCPCT), 2015 International Conference on
Conference_Location :
Nagercoil
DOI :
10.1109/ICCPCT.2015.7159503