Title :
14 nm chip package interaction development with Cu pillar bump flip chip package
Author :
Po Chen Kuo ; Cheng Hsiao Wang ; Kai Kuang Ho ; Kuo Ming Chen ; Chung Yen Wu ; Ching Li Yang
Author_Institution :
United Microelectron. Co., Hsinchu, Taiwan
Abstract :
This paper presents the 14 nm chip and package interaction (CPI) challenges and development by using 130 um pitch Cu pillar bump in flip chip BGA package. We evaluated 14 nm back-end-of-line (BEOL) film strength / structure / adhesion by passing all the torture tests and CPI reliability tests (Precon, uHAST, TCT, TST and HTST) and following the JEDEC standard. SAM (Scanning Acoustic Microscope) and typical electrical test were used to confirm any failures. Furthermore, SEM (Scanning Electron Microscope) and FIB (Focused Ion Beam) were used to confirm the defect mode. A 3D thermal-mechanical finite element model was built to analyze the stress field for early material assessment, selection and structure optimization, and the results were confirmed by experiments. Two types of BEOL film structure results showed that the film stack change does not affect CPI reliability because the change in package structure is minor. In addition, we can clearly and easily see from the results that PI (Polyimide) acted as package stress buffer and protected the passivation layer (PASV) from cracking in multiple reflow and QTC (Quick Temperature Cycling Test). The simulation results for different bump size and underfill material revealed that small bump, large PI opening, and low Tg (Glass Transition Temperature) underfill induced more stress on BEOL film stack. This conclusion is comparable with simulation data.
Keywords :
acoustic microscopy; adhesion; ball grid arrays; finite element analysis; flip-chip devices; focused ion beam technology; glass transition; integrated circuit reliability; integrated circuit testing; scanning electron microscopy; 3D thermal-mechanical finite element model; BEOL film stack; BEOL film structure; CPI reliability tests; Cu; Cu pillar bump; FIB; HTST; JEDEC standard; Precon; SEM; TCT; adhesion; back-end-of-line film strength; bump flip chip package; bump size; chip package interaction development; defect mode; electrical test; flip chip BGA package; focused ion beam; glass transition temperature underfill; material assessment; package stress buffer; package structure; passivation layer; polyimide; quick temperature cycling test; scanning acoustic microscope; scanning electron microscope; size 130 mum; size 14 nm; stress field; structure optimization; torture tests; uHAST; underfill material; Copper; Films; Flip-chip devices; Reliability; Solid modeling; Stress; Thermal stresses;
Conference_Titel :
Electronic Components and Technology Conference (ECTC) , 2015 IEEE 65th
Conference_Location :
San Diego, CA
DOI :
10.1109/ECTC.2015.7159567