DocumentCode :
3174457
Title :
Electro-less barrier/seed formation in high aspect ratio via
Author :
Tanaka, Takashi ; Iwashita, Mitsuaki ; Toshima, Takayuki ; Fujita, Keiichi ; Chen, James
Author_Institution :
Tokyo Electron Kyushu Ltd., Kumamoto, Japan
fYear :
2015
fDate :
26-29 May 2015
Firstpage :
78
Lastpage :
82
Abstract :
This paper reports on the results of applying an electroless (Eless) plating technique to the deposition of barrier and seed layers in high aspect ratio through-silicon vias (TSVs) and its potential for reducing costs, improving performance, and raising productivity in 3D Integration. The newly developed technology is applicable not only to barrier/seed deposition on TEOS insulation film but also to the uniform deposition of a seed layer on conventional vacuum-deposited barrier layers (such as PVD-Ta). The application of Eless technology can also reduce the occurrence of voids at the bottom of vias that easily occur in Cu electroplating, even when using thin-film seed layers (under 100 nm), which means that improved productivity and reduced process costs can also be expected.
Keywords :
copper; electroplating; insulation; metallic thin films; three-dimensional integrated circuits; vacuum deposited coatings; Cu; Cu electroplating; TEOS insulation film; TSV; barrier deposition; barrier-seed deposition; electroless barrier-seed formation; electroless plating; high aspect ratio via; thin-film seed layers; through-silicon vias; vacuum-deposited barrier layers; void occurrence; Adhesives; Filling; Films; Productivity; Surface treatment; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC) , 2015 IEEE 65th
Conference_Location :
San Diego, CA
Type :
conf
DOI :
10.1109/ECTC.2015.7159575
Filename :
7159575
Link To Document :
بازگشت