DocumentCode :
3174596
Title :
Thermal cycling reliability of lead free solder joints on multi-terminal passive components
Author :
Ostrowicki, Gregory T. ; Williamson, Jaimal ; Gupta, Vikas ; Gurrum, Siva P.
Author_Institution :
Texas Instrum., Inc., Dallas, TX, USA
fYear :
2015
fDate :
26-29 May 2015
Firstpage :
127
Lastpage :
134
Abstract :
The ever growing demand for high performance in integrated circuit packaging is driving the requirement for use of multi-terminal passive components like interdigitated capacitors (IDCs), which inherently enable lower equivalent series inductance (ESR) as compared to its multilayer ceramic chip capacitors (MLCC) and low inductance chip capacitor (LICC) counterparts. To complement use of high functionality IDCs for maximum chip to package electrical performance, this study focuses on IDC solder joint reliability, where a combination of factors are investigated for improved package design considerations. In the current study, key surface-mount technology (SMT) parameters that impact passive component solder joint reliability were initially investigated utilizing physical failure analysis (PFA) and limited electrical testing. In addition, impact of solder composition on fatigue life was also evaluated. Though the investigation was useful in establishing qualitative trends, it had two major drawbacks: 1. Component level reliability analysis provides a step function view of the solder joint integrity, thus true characteristic life cannot be estimated as the samples are removed at specific read-points and examined. 2. Statistically significant data collection is not practical due to time/resource intensive failure analysis. To address these two shortcomings, daisy chain test vehicles were designed with ten-terminal (10T) IDCs. Specific daisy chain nets on 10T caps enabled in situ monitoring of solder joints between the IDC pad and substrate during board-level reliability (BLR) temperature cycling test by routing them to non-critical BGA locations. Detailed PFA was used to calibrate the finite element model, which was then utilized to investigate the impact of chip-cap location and orientation on IDC solder joint reliability
Keywords :
failure analysis; finite element analysis; integrated circuit packaging; integrated circuit reliability; integrated circuit testing; solders; surface mount technology; BLR temperature cycling test; ESR; IDC solder joint reliability; LICC; MLCC; PFA; SMT parameters; board-level reliability temperature cycling test; chip-cap location; component level reliability analysis; daisy chain nets; daisy chain test vehicles; equivalent series inductance; fatigue life; finite element model; integrated circuit packaging; interdigitated capacitors; limited electrical testing; low inductance chip capacitor; maximum chip to package electrical performance; multi-terminal passive components; multilayer ceramic chip capacitors; non-critical BGA locations; package design considerations; passive component solder joint reliability; physical failure analysis; solder composition; surface-mount technology parameters; Capacitors; Joints; Monitoring; Reliability; Soldering; Substrates; Vehicles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC) , 2015 IEEE 65th
Conference_Location :
San Diego, CA
Type :
conf
DOI :
10.1109/ECTC.2015.7159581
Filename :
7159581
Link To Document :
بازگشت