DocumentCode :
3175636
Title :
Development of self-assembled 3-D integration technology and study of microbump and TSV induced stress in thinned chip/wafer
Author :
Tanaka, T. ; Fukushima, T. ; Lee, K.-W. ; Murugesan, M. ; Koyanagi, M.
Author_Institution :
Dept. of Bioeng. & Robot., Tohoku Univ., Sendai, Japan
fYear :
2010
fDate :
11-14 Oct. 2010
Firstpage :
1
Lastpage :
4
Abstract :
We have proposed and demonstrated the self-assembly technology that uses liquid surface tension to create a 3-D super-chip. Lots of chips can be simultaneously, precisely, and quickly aligned onto wafers with the self-assembly. We also studied the mechanical stress remained in the thinned Si chip/wafer using 2D micro-Raman spectroscopy. The measurement results pointed out that both metal micorbumps and TSVs induced the compressive and tensile stress in the thinned Si, and they might cause serious problems to 3-D LSIs. It is strongly required to remove the remaining stress in the thinnd Si chip/wafer.
Keywords :
Raman spectroscopy; compressive strength; large scale integration; self-assembly; surface tension; tensile strength; three-dimensional integrated circuits; 2D micro-Raman spectroscopy; 3D super-chip; TSV induced stress; compressive stress; liquid surface tension; mechanical stress; metal micorbumps; microbump; self-assembled 3D integration technology; self-assembly technology; tensile stress; thinned chip/wafer; Bonding; Electron devices; Large scale integration; Metals; Self-assembly; Silicon; Stress;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOI Conference (SOI), 2010 IEEE International
Conference_Location :
San Diego, CA
ISSN :
1078-621x
Print_ISBN :
978-1-4244-9130-8
Electronic_ISBN :
1078-621x
Type :
conf
DOI :
10.1109/SOI.2010.5641471
Filename :
5641471
Link To Document :
بازگشت