DocumentCode :
3176531
Title :
Modeling of redundancy analyzer in BISR for RAM
Author :
Sujana, Ragi ; Rani, M. Asha
Author_Institution :
Dept. of Electron. & Instrum. Eng., Vignan Inst. of Technol. & Sci., Hyderabad, India
fYear :
2013
fDate :
19-21 Dec. 2013
Firstpage :
18
Lastpage :
23
Abstract :
In the current SoC implementation embedded memories are most widely used cores. They usually occupy a significant portion of the chip area, and dominate the manufacturing yield of the chip. Embedded memories have become very vulnerable to even minor process variations, resulting in low manufacturing yield & reliability. Efficient yield-enhancement techniques for embedded memories are thus important for SoC. The Built in Self Repair (BISR) includes two modules Built in Self Test (BIST) and Built-In Redundancy Analysis (BIRA). The BIRA circuit performs the redundancy allocation using the proposed RA algorithm. The purpose of RA is to allocate appropriate redundant (spare) memory elements to replace the defective cells, such that the utilization of the spare elements can be optimized. In a memory with BISR, the RA collects the fault information from the BIST. RA performs the analysis after the fault bit-map of a defective memory is constructed. In this paper, it is proposed to model a RA technique for a 2D Random Access Memory of 512 bit with spare rows and columns. This Analyzer decides which spare element to be allocated for a fault adaptively by considering the fault count on each row/column. The model is simulated using Aldec Active HDL version 6.3 and synthesised using Xilinx ISE tool 9.1.
Keywords :
built-in self test; integrated circuit reliability; integrated circuit testing; random-access storage; redundancy; 2D random access memory; Aldec active HDL version 6.3; BIRA circuit; BISR; BIST; RAM; SoC; Xilinx ISE tool 9.1; built in self repair; built in self test modules; built-in redundancy analysis; chip area; embedded memories; fault bit-map analysis; low manufacturing yield; minor process variations; redundancy allocation; redundancy analyzer modelling; redundant memory elements; reliability; storage capacity 512 bit; yield-enhancement techniques; Algorithm design and analysis; Built-in self-test; Circuit faults; Maintenance engineering; Random access memory; Redundancy; System-on-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics and Electronics (PrimeAsia), 2013 IEEE Asia Pacific Conference on Postgraduate Research in
Conference_Location :
Visakhapatnam
Print_ISBN :
978-1-4799-2750-0
Type :
conf
DOI :
10.1109/PrimeAsia.2013.6731171
Filename :
6731171
Link To Document :
بازگشت