DocumentCode :
3176885
Title :
Design of programmable Op-Amps with minimized DC variations at output
Author :
Jahangir, Mohd Ziauddin ; Paidimarry, Chandra Sekhar
Author_Institution :
ECE Dept., Osmania Univ., Hyderabad, India
fYear :
2013
fDate :
19-21 Dec. 2013
Firstpage :
120
Lastpage :
125
Abstract :
As Analog CMOS ICs are prone to process variations, a minute change in the WIL ratio during fabrication might vary the specifications of the Op-Amp drastically. It is therefore essential to develop a means by which, the specification of IC can be restored even after fabrication. One such approach is to make Analog ICs programmable, so that the specifications can be restored by applying digital input. But this technique is not direct. It is investigated in our work that this technique drifts the output DC voltage (bias voltage), as the bias current varies and therefore creating threat to linear operation of Op-Amp. In this work, a modified programmable Op-Amp with counter programmable level shifter as third stage is proposed. This circuit reduces the variation of the DC voltage with programming current and allows programming of parameters without affecting the biasing. Our simulations indicate that the modified programmable miller two stage op-amp results in linear variation of Slew Rate with digital input. Programming folded cascode Op-Amp, on the other hand shows considerable variation in gain and phase margin. It is experimentally found that the proposed circuit reduces the effect of DC variation by 70% of the previous work.
Keywords :
CMOS analogue integrated circuits; integrated circuit design; operational amplifiers; programmable circuits; DC voltage variation; WIL ratio; analog CMOS IC; analog IC programmable; bias current; bias voltage; counter programmable level shifter; linear operation; minimized DC variations; modified programmable miller two stage op-amp; modified programmable op-amp; output DC voltage; phase margin; process variations; programmable opamp; programming current; programming folded cascode op-amp; slew rate; Asia; Conferences; Gain; Integrated circuit modeling; Programming; Topology; Transistors; Analog FC; Gain-Bandwidth (GB); Op-Amps; PhaseMargin (PM); Programming; Slew-Rate (SR); current generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics and Electronics (PrimeAsia), 2013 IEEE Asia Pacific Conference on Postgraduate Research in
Conference_Location :
Visakhapatnam
Print_ISBN :
978-1-4799-2750-0
Type :
conf
DOI :
10.1109/PrimeAsia.2013.6731190
Filename :
6731190
Link To Document :
بازگشت