DocumentCode :
3177245
Title :
Circuit-level delay modeling considering both TDDB and NBTI
Author :
Luo, Hong ; Chen, Xiaoming ; Velamala, Jyothi ; Wang, Yu ; Cao, Yu ; Chandra, Vikas ; Ma, Yuchun ; Yang, Huazhong
Author_Institution :
Dept. of E.E., Tsinghua Univ., Beijing, China
fYear :
2011
fDate :
14-16 March 2011
Firstpage :
1
Lastpage :
8
Abstract :
With aggressive scaling down of the technology node, the time-dependent dielectric breakdown (TDDB) and negative biased temperature instability (NBTI) are becoming key challenges for circuit designers. Both TDDB and NBTI significantly degrade the electrical characteristic of the CMOS devices. A delay model considering TDDB and NBTI is proposed in this paper. The output degradation of the breakdown gate is considered in circuit-level delay analysis. Traditionally, it is considered the TDDB degradation always degrades the circuit delay. However, this paper shows the TDDB effect may boost up the circuit speed. The spatial correlation of TDDB effect is also demonstrated in this paper and shows the difference of 40% in circuit delay depending on the location of the breakdown gate in the signal path.
Keywords :
electric breakdown; network analysis; CMOS device; aggressive scaling down; breakdown gate; circuit designer; circuit level delay analysis; circuit level delay modeling; circuit speed; negative biased temperature instability; signal path; spatial correlation; technology node; time-dependent dielectric breakdown degradation; Degradation; Delay; Electric breakdown; Integrated circuit modeling; Inverters; Logic gates; Resistance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2011 12th International Symposium on
Conference_Location :
Santa Clara, CA
ISSN :
1948-3287
Print_ISBN :
978-1-61284-913-3
Type :
conf
DOI :
10.1109/ISQED.2011.5770697
Filename :
5770697
Link To Document :
بازگشت