DocumentCode :
3177300
Title :
Modeling and analyzing NBTI in the presence of Process Variation
Author :
Siddiqua, Taniya ; Gurumurthi, Sudhanva ; Stan, Mircea R.
Author_Institution :
Dept. of Comput. Sci., Univ. of Virginia, Charlottesville, VA, USA
fYear :
2011
fDate :
14-16 March 2011
Firstpage :
1
Lastpage :
8
Abstract :
With continuous scaling of transistors in each technology generation, NBTI and Process Variation (PV) have become very important silicon reliability problems for the micro processor industry. In this paper, we develop an analytical model to capture the impact of NBTI in the presence of PV for use in architecture simulations. We capture the following aspects in the model: i) variation in NBTI related to stress and recovery due to workloads, ii) temporal variation in NBTI due to Random Charge Fluctuation (RCF) and iii) Random Dopant Fluctuation (RDF) due to process variation. We use this model to analyze the combined impact of NBTI and PV on a memory structure (register file) and a logic structure (Kogge-Stone adder). We show that the impact of the threshold voltage variations due to NBTI and PV over the nominal degradation can hurt the yield of the structures. Due to the combined effect of NBTI and PV across different benchmarks, 26 to 117 bits fail in a 8Kb size register file and the execution delay increases by 18% to 28% in a Kogge-Stone adder. We then discuss the implications of these results for architecture-level reliability techniques.
Keywords :
MOSFET; adders; memory architecture; semiconductor device models; semiconductor device reliability; semiconductor doping; silicon; Kogge-Stone adder; NBTI analysis; NBTI impact; NBTI modeling; RCF; RDF; architecture simulation; architecture-level reliability; logic structure; memory structure; microprocessor industry; negative bias temperature instability; process variation; random charge fluctuation; random dopant fluctuation; register file; silicon reliability problem; temporal variation; threshold voltage variation; transistor scaling; Analytical models; Degradation; Integrated circuit modeling; Logic gates; Mathematical model; Stress; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2011 12th International Symposium on
Conference_Location :
Santa Clara, CA
ISSN :
1948-3287
Print_ISBN :
978-1-61284-913-3
Type :
conf
DOI :
10.1109/ISQED.2011.5770699
Filename :
5770699
Link To Document :
بازگشت