DocumentCode :
3177423
Title :
Chip Package Interactions: Package effects on copper pillar bump induced BEoL delaminations & associated numerical developments
Author :
Gallois-Garreignot, Sebastien ; Guojun Hu ; Fiori, Vincent ; Sorrieul, Marika ; Moutin, Caroline ; Tavernier, Clement
Author_Institution :
STMicroelectron., Crolles, France
fYear :
2015
fDate :
26-29 May 2015
Firstpage :
1063
Lastpage :
1070
Abstract :
During the assembly of Flip-Chip devices, some Chip-package compatibility concerns are observed while processing, such as reflow or thermal cycles. In this paper, some illustrations of failed copper pillar bump are presented and the associated failure modes are discussed. In this frame, dedicated numerical methodologies are proposed to take into account these interactions. The difference of scales between interconnects (~1μm), and package (~10 mm) components, the numerous bumps locations as well as the complex copper trace pattern of the substrate induce a large amount of elements and complex modeling. To manage these issues, several methods are used and described: Import of the copper trace pattern from CAD file, homogenization technique, multi-scale technique and dedicated scripts to automatically investigate local stress at all bump locations. Based on an actual product, typical results are depicted to illustrate the added-value of the developed methods. Focus is done on the package parameters such as bump design factors (pitch, rows number and layout) and substrate... Results show that by optimizing the densities and the bump locations with regard to the die, the stress induced by chip-package interactions can be significantly reduced. Pitch, presence of dummies bump or regular layout are underlined as key parameters. Moreover, a detailed analysis of the stress field nearby the bump according to its location with regard to the die is presented. By proposing simulation methodology including whole conception flow, this paper brings added values for product designers whose face mechanical Chip Package Interactions issues.
Keywords :
chip scale packaging; delamination; fine-pitch technology; flip-chip devices; integrated circuit interconnections; BEoL delaminations; CAD file; Cu; chip package compatibility; chip package interactions; copper pillar bump; flip chip devices; homogenization technique; multiscale technique; reflow cycles; thermal cycles; Copper; Layout; Load modeling; Numerical models; Solid modeling; Stress; Substrates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC) , 2015 IEEE 65th
Conference_Location :
San Diego, CA
Type :
conf
DOI :
10.1109/ECTC.2015.7159726
Filename :
7159726
Link To Document :
بازگشت