DocumentCode :
3177511
Title :
Coupling timing objectives with optical proximity correction for improved timing yield
Author :
Banerjee, Shayak ; Agarwal, Kanak B. ; Nassif, Sani R. ; Culp, James A. ; Liebmann, Lars W. ; Orshansky, Michael
Author_Institution :
Univ. of Texas at Austin, Austin, TX, USA
fYear :
2011
fDate :
14-16 March 2011
Firstpage :
1
Lastpage :
6
Abstract :
Design-manufacturing co-optimization has been earmarked as a key enabler of future technology scaling. Current manufacturing methods treat all transistors equally irrespective of their criticality in the design flow. In the presence of variations in the lithographic process, this leads to timing violations which reduces chip yield. In this paper, we develop a timing-driven process window optical proximity correction (TD-PWOPC) algorithm that tunes the mask generation for each transistor based on its electrical criticality in the design. Our method utilizes knowledge of timing information to generate delay bounds on each cell. It then develops a process variation aware OPC cost function for each cell to ensure that post-lithography delay lies within these bounds. This method uses a single image simulation coupled with simplified models for regular polysilicon layouts to predict though-process performance. We finally use a gradient-descent algorithm to minimize this cost function. Results show that the use of TD-PWOPC can reduce delay errors significantly compared to regular OPC at small runtime overheads of 4.5%.
Keywords :
design for manufacture; gradient methods; integrated circuit yield; proximity effect (lithography); TD-PWOPC; chip yield; cost function; coupling timing objectives; delay bounds; design flow; design-manufacturing co-optimization; electrical criticality; gradient descent algorithm; lithographic process; mask generation; post-lithography delay; runtime overhead; timing yield; timing-driven process window optical proximity correction; Cost function; Delay; Lithography; Logic gates; Sensitivity; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2011 12th International Symposium on
Conference_Location :
Santa Clara, CA
ISSN :
1948-3287
Print_ISBN :
978-1-61284-913-3
Type :
conf
DOI :
10.1109/ISQED.2011.5770710
Filename :
5770710
Link To Document :
بازگشت