Title :
On using twisted-ring counters for testing embedded cores in system-on-a-chip designs
Author :
Chandra, Anshuman ; Chakrabarty, Krishnendu ; Das, Sunil R.
Author_Institution :
Dept. of Electr. & Comput. Eng., Duke Univ., Durham, NC, USA
Abstract :
We present novel test set encoding and pattern decompression methods for core-based systems. These are based on the use of twisted-ring counters and offer a number of important advantages-significant test compression (over 10× in many cases), less tester memory and reduced testing time, the ability to use a slow tester without compromising test quality or testing time, and no performance degradation for the core render test. Surprisingly, the encoded test sets obtained from partially-specified test sets (test cubes) are often smaller than the compacted test sets generated by automatic test pattern generation programs. Moreover, a large number of patterns are applied test-per-clock to cores, thereby increasing the likelihood of detecting non-modelled faults. Experimental results for the ISCAS benchmark circuits demonstrate that the proposed test architecture offers an attractive solution to the problem of achieving high test quality and low testing time with relatively slower, less expensive testers
Keywords :
automatic test pattern generation; binary sequences; built-in self test; data compression; embedded systems; encoding; flip-flops; integrated circuit testing; logic testing; ISCAS benchmark circuits; Johnson counters; embedded cores testing; flip flops; high test quality; pattern decompression methods; reduced testing time; shift register; system-on-a-chip designs; test architecture; test set encoding methods; test-per-clock scheme; twisted-ring counters; Automatic test pattern generation; Automatic testing; Circuit testing; Counting circuits; Degradation; Electrical fault detection; Encoding; Fault detection; System testing; Test pattern generators;
Conference_Titel :
Instrumentation and Measurement Technology Conference, 2001. IMTC 2001. Proceedings of the 18th IEEE
Conference_Location :
Budapest
Print_ISBN :
0-7803-6646-8
DOI :
10.1109/IMTC.2001.928815