DocumentCode :
3179074
Title :
Logic restructuring for MUX-based FPGAs
Author :
Espejo, J.A. ; Entrena, L. ; Millán, E. San ; Olias, E.
Author_Institution :
Univ. Carlos III of Madrid, Spain
Volume :
1
fYear :
1999
fDate :
1999
Firstpage :
161
Abstract :
In this paper we present a logic restructuring tool for digital circuits implemented in MUX-based FPGAs. In this tool, logic optimization is achieved by incremental transformations of a mapped network. Working on a technology-dependent network allows to take into account accurate estimations of module count and delay of the circuit. The transformations are identified with the use of efficient Automatic Test pattern Generation (ATPG) based techniques that are able to operate directly on a structural circuit description. To this purpose, we have extended these techniques to the case of MUX-based FPGA mapped networks. Experimental results show that significant reduction in delay and module count can be obtained with this approach on the ACT1 architecture. This approach can be easily applied to other MUX-based architectures as well as post-layout delay optimization by directly using post-layout delay estimations
Keywords :
automatic test pattern generation; delays; field programmable gate arrays; logic design; minimisation of switching nets; ACT1 architecture; MUX-based FPGAs; automatic test pattern generation; delay; delay optimization; digital circuits; incremental transformations; logic optimization; logic restructuring; mapped network; module count; structural circuit description; technology-dependent network; Field programmable gate arrays; Logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
EUROMICRO Conference, 1999. Proceedings. 25th
Conference_Location :
Milan
ISSN :
1089-6503
Print_ISBN :
0-7695-0321-7
Type :
conf
DOI :
10.1109/EURMIC.1999.794462
Filename :
794462
Link To Document :
بازگشت