DocumentCode :
3179105
Title :
The effect of SRNR on timing characteristics of signal busses
Author :
Soudan, Bassel
Author_Institution :
Univ. of Sharjah, Sharjah, United Arab Emirates
fYear :
2011
fDate :
14-16 March 2011
Firstpage :
1
Lastpage :
7
Abstract :
At exceedingly high integration nodes and high signal transition frequencies, signal integrity (SI) is a major design concern. The main culprits are parasitics, capacitive and inductive, inherent in the circuit elements and interconnect. The Semi-Random Net Reordering (SRNR) technique concentrates on reducing the fundamental contributors to capacitive and inductive coupling in interconnect at the top-level of an integrated circuit´s design. By reducing overlap length and increasing separation distance, SRNR is able to improve signal timing characteristics in wide signal busses dramatically. A routing structure employing the SRNR technique is faster and more uniformly behaved compared to the same routing structure under standard routing methodology.
Keywords :
integrated circuit design; integrated circuit interconnections; SRNR effect; capacitive coupling; circuit elements; high integration nodes; high signal transition frequency; inductive coupling; integrated circuit design; integrated circuit interconnect; routing structure; semirandom net reordering technique; separation distance; signal busses; signal integrity; signal timing characteristics; Delay; Inductance; Noise; Propagation delay; Routing; Switches; Wires; Signal integrity; net reordering; parasitics; signal timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2011 12th International Symposium on
Conference_Location :
Santa Clara, CA
ISSN :
1948-3287
Print_ISBN :
978-1-61284-913-3
Type :
conf
DOI :
10.1109/ISQED.2011.5770796
Filename :
5770796
Link To Document :
بازگشت