Title :
Partial scan beyond cycle cutting
Author :
Saund, G.S. ; Hsiao, M.S. ; Patel, J.H.
Author_Institution :
Center for Reliable & High Performance Comput., Illinois Univ., Urbana, IL, USA
Abstract :
This paper addresses the problem of flip flop selection for partial scan in sequential circuits. In particular it addresses some of the shortcomings of the popular flip flop selection methods, based on cutting cycles present in the graph of the circuit structure. Previous approaches assume that cutting all cycles makes the circuit totally testable, which is not always true. In the proposed approach, first subsets of flip flops are formed based on cycles in the S-graph and flip flops with self-loops. Flip flops are selected from these subsets based on a testability measure which uses an approximate valid state analysis. Once a flip flop is selected from a subset, testability measures may indicate the need for more flip flops, thus possibly selecting more flip flops than required for minimum cycle cutting. The goal is to select the fewest number of flip flops required to obtain high fault coverage for all partial scan circuits. Experimental results on the benchmark circuits show that a test generation efficiency near 100% is achieved for most circuits.
Keywords :
design for testability; flip-flops; logic testing; sequential circuits; benchmark circuits; cutting cycles; flip flop selection; flip flops; high fault coverage; minimum cycle cutting; partial scan; partial scan circuits; sequential circuits; test generation; testability measure; Benchmark testing; Circuit faults; Circuit testing; Contracts; Design for testability; Design methodology; Logic testing; Semiconductor device testing; Sequential analysis; Sequential circuits;
Conference_Titel :
Fault-Tolerant Computing, 1997. FTCS-27. Digest of Papers., Twenty-Seventh Annual International Symposium on
Conference_Location :
Seattle, WA, USA
Print_ISBN :
0-8186-7831-3
DOI :
10.1109/FTCS.1997.614106