Title :
Two-Level Early Stopping Algorithm for LTE Turbo Decoding
Author_Institution :
Ericsson Res., Research Triangle Park, NC
Abstract :
The design of LTE turbo coding chain suitable for flexible parallel and pipelined hardware implementations is presented. The hierarchical data structure further offers an opportunity to design an efficient two-level early stopping algorithm. An analytical model is developed to compute the distribution of actual decoding iterations performed by the proposed algorithm. It is then shown the scheme can reduce both the total hardware requirement at the design phase as well as the average power consumption at run-time of turbo decoders.
Keywords :
data structures; decoding; turbo codes; LTE turbo coding chain; LTE turbo decoding; analytical model; flexible parallel hardware implementation; hierarchical data structure; long term evolution; pipelined hardware implementation; two-level early stopping algorithm; Algorithm design and analysis; Analytical models; Cyclic redundancy check; Data structures; Energy consumption; Error analysis; Hardware; Iterative decoding; Runtime; Turbo codes;
Conference_Titel :
Vehicular Technology Conference, 2008. VTC 2008-Fall. IEEE 68th
Conference_Location :
Calgary, BC
Print_ISBN :
978-1-4244-1721-6
Electronic_ISBN :
1090-3038
DOI :
10.1109/VETECF.2008.165