DocumentCode :
3180533
Title :
Design and implementation of digital Costas loop and Bit synchronizer in FPGA for BPSK demodulation
Author :
Roshna, T.R. ; Nivin, R. ; Joy, Sonia ; Apren, T.J. ; Alex, V.
Author_Institution :
Dept. of ECE, Sree Buddha Coll. of Eng., Pattoor, India
fYear :
2013
fDate :
13-15 Dec. 2013
Firstpage :
39
Lastpage :
44
Abstract :
This paper describes the design and implementation of digital Costas loop for carrier recovery and demodulation of the data with Bit synchronizer for clock recovery in Field Programmable Gate Array (FPGA) for Binary Phase Shift Keying (BPSK) demodulation. For coherent demodulation, synchronization system is essential to extract carrier frequency and phase information from the received signal. The classical BPSK demodulation technique is the Costas loop, which can be either analog or digital that obtains the phase and frequency information of the modulated carrier as well as demodulates the data. In analog Costas loop, an imbalance between the in-phase and quadrature-phase exists which requires fine tuning. To overcome this problem of analog design, digital design is used. The digital implementation in a Digital Signal Processor (DSP) or FPGA is beneficial in terms of size, complexity and it is also tunable. In the present invention, the whole system is implemented in a single FPGA. The early-late gate technique is used for the design of Bit Synchronizer. The digital system design is simulated in MATLAB and the VHDL code developed in ACTEL LIBERO software is simulated in ModelSim simulator. Finally, the whole system is implemented in ACTEL PROASIC3E FPGA. The major advantages of the system include reprogrammablility, repeatability, reduced cost and low power consumption with less hardware.
Keywords :
demodulation; field programmable gate arrays; logic design; phase shift keying; synchronisation; ACTEL LIBERO software; ACTEL PROASIC3E FPGA; MATLAB; ModelSim simulator; VHDL code; analog Costas loop; analog design; binary phase shift keying demodulation; bit synchronizer; carrier frequency; carrier recovery; classical BPSK demodulation technique; clock recovery; coherent demodulation; data demodulation; digital Costas loop; digital design; digital signal processor; early-late gate technique; field programmable gate array; frequency information; modulated carrier; phase information; received signal; synchronization system; BPSK; Coherent detection; Costas loop; Direct Digital Synthesis; VHDL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Control Communication and Computing (ICCC), 2013 International Conference on
Conference_Location :
Thiruvananthapuram
Print_ISBN :
978-1-4799-0573-7
Type :
conf
DOI :
10.1109/ICCC.2013.6731621
Filename :
6731621
Link To Document :
بازگشت