DocumentCode :
3180999
Title :
High speed CMOS charge pump circuit for PLL applications using 90nm CMOS technology
Author :
Gupta, Jyoti ; Sangal, Ankur ; Verma, Hemlata
Author_Institution :
IGIT, G.G.S. Indraprastha Univ., Delhi, India
fYear :
2011
fDate :
11-14 Dec. 2011
Firstpage :
346
Lastpage :
349
Abstract :
The performance of charge pumps depends heavily on the ability to efficiently generate high voltages on-chip while meeting stringent power and area requirements. The paper presents a High Speed CMOS charge pump circuit for PLL applications using 90nm CMOS technology that operates at 1V. The proposed circuit has simple symmetric structure and provides more stable operation while reducing spurious jump phenomenon. The experimental result shows significant improvement in overcoming the problem of jitter. The output voltage of presented design can be increased up to 1010mV. The functionality of charge pump has been tested at operating based frequency of 1000 MHz.
Keywords :
CMOS integrated circuits; charge pump circuits; phase locked loops; CMOS charge pump circuit; CMOS technology; PLL applications; size 90 nm; CMOS integrated circuits; CMOS technology; Charge pumps; Clocks; Detectors; Phase locked loops; Voltage-controlled oscillators; Charge pump; high speed; high speed network; low voltage; phase locked loops(PLL);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information and Communication Technologies (WICT), 2011 World Congress on
Conference_Location :
Mumbai
Print_ISBN :
978-1-4673-0127-5
Type :
conf
DOI :
10.1109/WICT.2011.6141270
Filename :
6141270
Link To Document :
بازگشت