DocumentCode :
3183702
Title :
Optimizing Design and FPGA Implementation for CABAC Decoder
Author :
Mei-hua, Xu ; Yu-Lan, Cheng ; Feng, Ran ; Zhang-jin, Chen
Author_Institution :
Key Lab. of Adv. Displays & Syst. Applic, Shanghai Univ., Shanghai
fYear :
2007
fDate :
26-28 June 2007
Firstpage :
1
Lastpage :
5
Abstract :
Based on the research of CABAC arithmetic and the decoding flow, the paper indicates the bottleneck in CABAC decoding process and presents a novel architecture of CABAC decoder which takes optimization design for main function modules. Detail design for its architecture and function modules is described in the paper. Simulation and FPGA verification are implemented, and the results show that the decoder can increase the decoding speed efficiently and meet the demand of real-time high level video communication.
Keywords :
adaptive codes; arithmetic codes; binary codes; decoding; entropy codes; field programmable gate arrays; video coding; CABAC arithmetic; CABAC decoder; FPGA implementation; entropy coding method; optimization design; real-time high level video communication; Arithmetic; Context modeling; Decoding; Design optimization; Engines; Field programmable gate arrays; Hardware; Random access memory; Read only memory; Read-write memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Density packaging and Microsystem Integration, 2007. HDP '07. International Symposium on
Conference_Location :
Shanghai
Print_ISBN :
1-4244-1252-8
Electronic_ISBN :
1-4244-1253-6
Type :
conf
DOI :
10.1109/HDP.2007.4283645
Filename :
4283645
Link To Document :
بازگشت