DocumentCode :
318401
Title :
Addressing early design-for-test synthesis in a production environment
Author :
Chickermane, Vivek ; Zarrinch, Kamran
Author_Institution :
IBM Corp., Endicott, NY, USA
fYear :
1997
fDate :
1-6 Nov 1997
Firstpage :
246
Lastpage :
255
Abstract :
The maturity of high-level synthesis systems has enabled the use of design-for-test (DFT) methods early in the design phase. Early DFT synthesis ensures that the processing and transformation of multibit register variables, clock-gating, and initialization specifications are consistent with the high-level specification. Functional and test logic can be optimized in the same pass without the need for an iterative timing closure procedure. It allows designers to keep a single design source while synthesizing and mapping the logic to multiple technology libraries. This paper addresses the implementation of an early DFT synthesis system and presents experimental results to compare the early mode insertion approach with a late-mode approach
Keywords :
design for testability; high level synthesis; logic testing; production testing; DFT synthesis; clock-gating; design-for-test synthesis; functional and test logic; high-level specification; high-level synthesis; initialization specifications; multibit register variables; production environment; test logic; Design for testability; Production; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1997. Proceedings., International
Conference_Location :
Washington, DC
ISSN :
1089-3539
Print_ISBN :
0-7803-4209-7
Type :
conf
DOI :
10.1109/TEST.1997.639620
Filename :
639620
Link To Document :
بازگشت