DocumentCode :
3184424
Title :
Energy and power issues in Network-on Chip
Author :
Sharma, Manoj ; Khan, Mhd Ayoub
Author_Institution :
Dept. EC, Bharati VidyaPeeth Coll. of Eng., New Delhi, India
fYear :
2011
fDate :
11-14 Dec. 2011
Firstpage :
1328
Lastpage :
1333
Abstract :
The Network-on-Chip (NoC) has emerged as an essential infrastructure for design of any complex System-on-Chip. The NoC provides efficient technique to exchange the data between different domains of Intellectual property (IP) cores. This also provides paradigm for integrating large number Intellectual Property (IP). Due to ever increasing integration of IPs the need of Network-on-Chip for efficient communication is essential. The power associated with the NoC is to be dealt because majority of the power is dissipated due to interconnection. In this paper we have investigated various levels where power can be reduced. This paper also presents mathematical model that can be applied to reduce the power.
Keywords :
logic design; network-on-chip; system-on-chip; complex system-on-chip; energy issues; intellectual property cores; network-on chip; power issues; Estimation; Integrated circuit interconnections; Power demand; Switches; Synchronization; System-on-a-chip; Wires; Interconnection networks; Network-on-Chip (NoC); System on Chip (SoC); low power; power and energy modelling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information and Communication Technologies (WICT), 2011 World Congress on
Conference_Location :
Mumbai
Print_ISBN :
978-1-4673-0127-5
Type :
conf
DOI :
10.1109/WICT.2011.6141441
Filename :
6141441
Link To Document :
بازگشت