DocumentCode :
3186631
Title :
A PLL based 12GHz LO generator with digital phase control in 90nm CMOS
Author :
Axholt, Andreas ; Sjöland, Henrik
Author_Institution :
Electr. & Inf. Technol., Lund Univ., Lund, Sweden
fYear :
2009
fDate :
7-10 Dec. 2009
Firstpage :
289
Lastpage :
292
Abstract :
A 12 GHz PLL with digital output phase control has been implemented in a 90 nm CMOS process. It is intended for LO signal generation in integrated phased array transceivers. Locally placed PLLs eliminate the need of long high frequency LO routing to each transceiver in a phased array circuit. Routing losses are thereby reduced and design of integrated phased array transceivers become more modular. A chip was manufactured, featuring two separate fully integrated PLLs operating at 12 GHz, with a common 1.5 GHz reference. The chip, including pads, measures 1050 × 700 ¿m2. Each PLL consumes 15 mA from a 1.2 V supply, with a typical measured phase noise of -110 dBc/Hz at 1 MHz offset. The phase control range exceeds 360°.
Keywords :
CMOS analogue integrated circuits; nanoelectronics; phase locked loops; phase noise; transceivers; CMOS; LO signal generation; current 15 mA; digital output phase control; digital phase control; frequency 1 MHz to 12 GHz; integrated phased array transceivers; phase noise; phased array circuit; phased locked loops; size 90 nm; voltage 1.2 V; CMOS process; Circuits; Frequency; Phase control; Phase locked loops; Phased arrays; Routing; Semiconductor device measurement; Signal generators; Transceivers; Array signal processing; Beam steering; CMOS analog integrated circuits; Millimeter wave antenna arrays; Phase locked loops;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Conference, 2009. APMC 2009. Asia Pacific
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-2801-4
Electronic_ISBN :
978-1-4244-2802-1
Type :
conf
DOI :
10.1109/APMC.2009.5385388
Filename :
5385388
Link To Document :
بازگشت