DocumentCode :
3186731
Title :
CMOS circuit realization of a truncated Viterbi decoder using pipeline technique
Author :
Ali, Hazem H. ; El-Matbouly, Hatem M. ; El-Sayed A.Youssef
Author_Institution :
Arab Acad. for Sci. & Technol., Egypt
Volume :
2
fYear :
2001
fDate :
2001
Firstpage :
525
Abstract :
Data coding transfer is one of the major problem encountered in many digital communication systems. The main disadvantage of the Viterbi decoder circuit implemented so far is the huge memory size required to store all the path. A novel design of the proposed Viterbi decoder using CMOS digital circuits is illustrated. It has several advantages over the previous implementations. It is based on a pipeline architecture which results in parallel processing leading to very high speed. Furthermore, it uses the truncated Viterbi algorithm which results in reducing the memory size and consequently the Si area required to be integrated
Keywords :
CMOS digital integrated circuits; VLSI; Viterbi decoding; digital signal processing chips; parallel architectures; pipeline processing; CMOS circuit realization; CMOS digital circuits; DSP chip; Si; data coding transfer; memory size reduction; parallel processing; pipeline architecture; truncated Viterbi algorithm; truncated Viterbi decoder; CMOS digital integrated circuits; CMOS memory circuits; Computer simulation; Constraint theory; Decoding; Digital circuits; Digital communication; Large Hadron Collider; Pipelines; Viterbi algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Radio Science Conference, 2001. NRSC 2001. Proceedings of the Eighteenth National
Conference_Location :
Mansoura
Print_ISBN :
977-5031-68-0
Type :
conf
DOI :
10.1109/NRSC.2001.929412
Filename :
929412
Link To Document :
بازگشت