Title : 
A new snubber circuit for high efficiency and overvoltage limitation in three-level GTO inverters
         
        
            Author : 
Suh, Jae-Hyeong ; Lee, Yo-Han ; Suh, Bum-Seok ; Hyun, Dong-seok
         
        
            Author_Institution : 
Dept. of Electr. Eng., Hanyang Univ., Seoul, South Korea
         
        
        
        
        
        
            Abstract : 
A new low loss snubber circuit including overvoltage clamping circuit for a three-level GTO inverter is presented. The proposed snubber circuit is effective in the restriction of the dv/dt and the overvoltage values across each GTO at turn-off and the snubber loss is less than the half that of the conventional RCD snubber circuit. In addition, there is no blocking voltage balancing problem between the inner and the outer GTOs that occurs in the case when a conventional RCD snubber circuit is used in a three-level inverter topology. Experimental results demonstrate that the proposed snubber circuit is very effective for a large capacity three-level GTO inverter
         
        
            Keywords : 
DC-AC power convertors; PWM invertors; losses; protection; snubbers; thyristor convertors; blocking voltage; efficiency; overvoltage limitation; snubber circuit; snubber loss; three-level GTO inverters; topology; turn-off; Circuit topology; Inductors; Pulse width modulation inverters; Snubbers; Stress; Switches; Switching circuits; Switching loss; Transformers; Voltage control;
         
        
        
        
            Conference_Titel : 
Industrial Electronics, Control, and Instrumentation, 1995., Proceedings of the 1995 IEEE IECON 21st International Conference on
         
        
            Conference_Location : 
Orlando, FL
         
        
            Print_ISBN : 
0-7803-3026-9
         
        
        
            DOI : 
10.1109/IECON.1995.483410