DocumentCode :
3188623
Title :
An Efficient Forward Biasing Body Bias Generator for Clock Delayed Domino Logic
Author :
Amirabadi, Amir ; Mortazavi, Yousof ; Afzali-Kusha, Ali
Author_Institution :
Low-power High-performance Nanosystems Laboratory, Faculty of Electrical and Computer Engineering, School of Engineering, University of Tehran, Tehran, Iran, a.amirabadi@ece.ut.ac.ir
fYear :
2005
fDate :
13-15 Dec. 2005
Firstpage :
13
Lastpage :
18
Abstract :
A technique for improving domino logic is to use a variable threshold voltage keeper (VTVK), so that the keeper size may be increased to improve the noise-immunity without significantly increasing the power and the delay. In this work, a novel body bias generator with forward biasing capability is proposed for the VTVK scheme. Forward biasing the keeper source-body junction allows its threshold voltage to be lowered more than the zero-bias case. The advantages of this work over previous ones are single supply operation, and lower power delay product. The simulation results for a 0.18 μm CMOS technology show an improvement between 20% and 50% in power delay product at 10°C and 80°C respectively, over its previous counterpart.
Keywords :
CMOS technology; Circuit noise; Clocks; Delay; Logic circuits; Logic design; Noise reduction; Phase noise; Power engineering and energy; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2005. ICM 2005. The 17th International Conference on
Print_ISBN :
0-7803-9262-0
Type :
conf
DOI :
10.1109/ICM.2005.1590028
Filename :
1590028
Link To Document :
بازگشت