DocumentCode :
3188678
Title :
Compressed ROM High Speed Direct Digital Frequency Synthesizer Architecture
Author :
Hai, Usman ; Khan, Muhammad Nadir ; Imran, Muhammad Saad ; Rehan, Muhammad
Author_Institution :
B.Engg Electronics Dept. NED UET
fYear :
2005
fDate :
13-15 Dec. 2005
Firstpage :
36
Lastpage :
39
Abstract :
A low-power, high speed direct digital frequency synthesizer (DDFS) is presented. Some approximations are used to avoid using a large ROM look-up table to store the sine values in a conventional DDFS. Significant saving in power consumption, due to the compressed ROM, renders the design more suitable for portable wireless communication applications. To demonstrate the proposed technique, a DDFS has been implemented using Taylor´s series. The spurious-free dynamic range is about 40 decibels at low synthesized frequencies.
Keywords :
Clocks; Dynamic range; Energy consumption; Frequency synthesizers; Read only memory; Sampling methods; Silicon compounds; Table lookup; Taylor series; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2005. ICM 2005. The 17th International Conference on
Print_ISBN :
0-7803-9262-0
Type :
conf
DOI :
10.1109/ICM.2005.1590032
Filename :
1590032
Link To Document :
بازگشت