Title :
An advanced dataflow processor architecture based on a multiple input node concept
Author :
Kuru, Gokhan ; Deshmukh, R.G.
Author_Institution :
Electr. & Comput. Eng. Dept., Florida Inst. of Technol., Melbourne, FL, USA
Firstpage :
0.833333333333333
Abstract :
A novel dataflow concept, multiple input node, is introduced to overcome the performance and efficiency degradation problems that exist in the current dataflow computation models. Multiple input node is a new computation code which has 4 inputs; hence it can accept up to 4 token packets at a time. The unique architecture of the multiple input node reduces the number of token packets in the system and therefore increases performance. Also introduced is a newly designed dataflow processor architecture, multiple input node dataflow processor, which utilizes the multiple input node concept. The processor also has RISC (reduced instruction set computer) based design, a 4-stage pipeline architecture, a peak performance of 60 MIPS, and a direct matching scheme
Keywords :
data flow computing; parallel architectures; pipeline processing; reduced instruction set computing; 4-stage pipeline architecture; 60 MIPS; RISC; computation code; dataflow processor architecture; multiple input node; performance; reduced instruction set computer; token packets; Computational modeling; Computer architecture; Data engineering; Degradation; Hardware; Parallel processing; Pipelines; Process design; Prototypes; Reduced instruction set computing;
Conference_Titel :
Southeastcon '93, Proceedings., IEEE
Conference_Location :
Charlotte, NC
Print_ISBN :
0-7803-1257-0
DOI :
10.1109/SECON.1993.465763