DocumentCode :
3188990
Title :
DOT: new deterministic defect-oriented ATPG tool
Author :
Raik, Jaan ; Ubar, Raimund ; Sudbrock, Joachim ; Kuzmicz, Wieslaw ; Pleskacz, Witold
Author_Institution :
Tallinn Univ. of Technol., Estonia
fYear :
2005
fDate :
22-25 May 2005
Firstpage :
96
Lastpage :
101
Abstract :
A method is proposed for combinational deterministic test pattern generation using a uniform functional fault model for combinational circuits. This includes an approach, which allows to find the types of faults that may occur in a real circuit and to determine their probabilities. Additionally, a defect-oriented deterministic test generation tool was developed (DOT), and the experimental data obtained by the tool for ISCAS´85 benchmarks are presented. It was shown that 100% stuck-at fault tests covered only about 80-90% physical defects. The main feature of the new tool is its ability to reach 100% defect efficiency for the given set of defects by proving the redundancy of not detected defects. An interesting conclusion of the experiments is also that up to 25% of the defects cannot be covered by any voltage test approaches.
Keywords :
automatic test pattern generation; combinational circuits; fault diagnosis; integrated circuit testing; logic testing; automatic test pattern generation; combinational circuits; combinational deterministic test pattern generation; defect-oriented deterministic test generation tool; deterministic defect-oriented ATPG tool; logic testing; uniform functional fault model; Automatic test pattern generation; CMOS technology; Circuit faults; Circuit testing; Libraries; Logic testing; Performance analysis; Routing; Test pattern generators; US Department of Transportation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2005. European
Print_ISBN :
0-7695-2341-2
Type :
conf
DOI :
10.1109/ETS.2005.15
Filename :
1430015
Link To Document :
بازگشت