DocumentCode :
3189293
Title :
A Simple, Low-Cost and Low-Power Switch Architecture for NoCs
Author :
Nazm-Bojnordi, Mahdi ; Semsarzadeh, Mehdi ; Banaiyan, Abbas ; Afzali-Kusha, Ali
Author_Institution :
Low-Power High-Performance Nano-Systems Laboratory Electrical and Computer Engineering Department, University of Tehran, IRAN, m.bojnordi@ece.ut.ac.ir
fYear :
2005
fDate :
13-15 Dec. 2005
Firstpage :
194
Lastpage :
197
Abstract :
Considering the typically large use of NoCs as a solution to alleviate complexity of the current SoCs, designing an efficient NoC is an important key issue. This paper proposes a simple, low-cost and low-energy switch architecture for the NoCs using mesochronous clocking scheme for on-chip communication. Switches are designed in Verilog HDL. Experimental results show that the 4-ports instances of our proposed architecture are more efficient to be used as a basic element for constructing the NoCs.
Keywords :
GALS; globally asynchronous and locally synchronous; mesochronous clocking; receiver; synchronizer; transmitter; Clocks; Communication switching; Computer architecture; Hardware design languages; Integrated circuit interconnections; Network topology; Network-on-a-chip; Switches; Synchronization; Timing; GALS; globally asynchronous and locally synchronous; mesochronous clocking; receiver; synchronizer; transmitter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2005. ICM 2005. The 17th International Conference on
Print_ISBN :
0-7803-9262-0
Type :
conf
DOI :
10.1109/ICM.2005.1590066
Filename :
1590066
Link To Document :
بازگشت